このエントリーをはてなブックマークに追加


ID 69415
フルテキストURL
fulltext.pdf 2.76 MB
著者
Hsieh, Pin-Chieh Department of Electronic Engineering, National Taipei University of Technology
Fang, Tzu-Lun Department of Electronic Engineering, National Taipei University of Technology
Jin, Shaobo Department of Information and Communication Systems, Okayama University
Wang, Yuyan Department of Information and Communication Systems, Okayama University
Funabiki, Nobuo Department of Information and Communication Systems, Okayama University Kaken ID publons researchmap
Fan, Yu-Cheng Department of Electronic Engineering, National Taipei University of Technology
抄録
With continuous advancements in semiconductor technology, mastering efficient designs of high-quality and advanced chips has become an important part of science and technology education. Chip performances will determine the futures of various aspects of societies. However, novice students often encounter difficulties in learning digital chip designs using Verilog programming, a common hardware design language. An efficient self-study system for supporting them that can offer various exercise problems, such that any answer is marked automatically, is in strong demand. In this paper, we design and implement a web-based Verilog programming learning assistant system (VPLAS), based on our previous works on software programming. Using a heuristic and guided learning method, VPLAS leads students to learn the basic circuit syntax step by step, until they acquire high-quality digital integrated circuit design abilities through self-study. For evaluation, we assign the proposal to 50 undergraduate students at the National Taipei University of Technology, Taiwan, who are taking the introductory chip-design course, and confirm that their learning outcomes using VPLAS together are far better than those obtained when following a traditional method. In our final statistics, students achieved an average initial accuracy rate of over 70% on their first attempts at answering questions after learning through our website’s tutorials. With the help of the system’s instant automated grading and rapid feedback, their average accuracy rate eventually exceeded 99%. This clearly demonstrates tha
キーワード
Verilog
online learning
guided learning
heuristic learning
programming learning assistant system
Verilog web-based
発行日
2025-07-25
出版物タイトル
Future Internet
17巻
8号
出版者
MDPI AG
開始ページ
333
ISSN
1999-5903
資料タイプ
学術雑誌論文
言語
英語
OAI-PMH Set
岡山大学
著作権者
© 2025 by the authors.
論文のバージョン
publisher
DOI
Web of Science KeyUT
関連URL
isVersionOf https://doi.org/10.3390/fi17080333
ライセンス
https://creativecommons.org/licenses/by/4.0/
Citation
Hsieh, P.-C.; Fang, T.-L.; Jin, S.; Wang, Y.; Funabiki, N.; Fan, Y.-C. A Verilog Programming Learning Assistant System Focused on Basic Verilog with a Guided Learning Method. Future Internet 2025, 17, 333. https://doi.org/10.3390/fi17080333